The implementation of a successive cancellation polar decoder on xilinx system generator
No Thumbnail Available
Date
2017
Authors
Journal Title
Journal ISSN
Volume Title
Publisher
IEEE
Open Access Color
OpenAIRE Downloads
OpenAIRE Views
Abstract
Polar coding is the first kind of the capacity achieving codes which are defined for binary-input discrete memoryless channels initially. Parallel processing property of the FPGA allows to decode faster with a margin of complexity. Xilinx System Generator as a practical tool to construct decoding designs in shorter time is a fact. In this study, FPGA implementation of decoding polar codes through Xilinx System Generator is shown.
Description
Keywords
Coding Theory, FPGA, Paralel Decoding
Turkish CoHE Thesis Center URL
Fields of Science
Citation
Arlı, A.Çağrı; Çolak, Ayşe; Gazi, Orhan, "The implementation of a successive cancellation polar decoder on xilinx system generator", 2017 24th IEEE International Conference On Electronics, Cıicuits And Systems (ICECS), pp.372-376, (2017).
WoS Q
Scopus Q
Source
2017 24th IEEE International Conference On Electronics, Cıicuits And Systems (ICECS)
Volume
Issue
Start Page
372
End Page
376