Bilgilendirme: Sürüm Güncellemesi ve versiyon yükseltmesi nedeniyle, geçici süreyle zaman zaman kesintiler yaşanabilir ve veri içeriğinde değişkenlikler gözlemlenebilir. Göstereceğiniz anlayış için teşekkür ederiz.
 

The Implementation of a Successive Cancellation Polar Decoder on Xilinx System Generator

No Thumbnail Available

Date

2017

Journal Title

Journal ISSN

Volume Title

Publisher

Ieee

Open Access Color

OpenAIRE Downloads

OpenAIRE Views

Research Projects

Journal Issue

Abstract

Polar coding is the first kind of the capacity achieving codes which are defined for binary-input discrete memoryless channels initially. Parallel processing property of the FPGA allows to decode faster with a margin of complexity. Xilinx System Generator as a practical tool to construct decoding designs in shorter time is a fact. In this study, FPGA implementation of decoding polar codes through Xilinx System Generator is shown.

Description

Keywords

Coding Theory, Fpga, Paralel Decoding

Turkish CoHE Thesis Center URL

Fields of Science

Citation

Arlı, A.Çağrı; Çolak, Ayşe; Gazi, Orhan, "The implementation of a successive cancellation polar decoder on xilinx system generator", 2017 24th IEEE International Conference On Electronics, Cıicuits And Systems (ICECS), pp.372-376, (2017).

WoS Q

Scopus Q

OpenCitations Logo
OpenCitations Citation Count
1

Source

24th IEEE International Conference on Electronics, Circuits and Systems (ICECS) -- DEC 05-08, 2017 -- Batumi, GEORGIA

Volume

2018-January

Issue

Start Page

372

End Page

376
PlumX Metrics
Citations

Scopus : 0

Captures

Mendeley Readers : 6

Page Views

6

checked on Nov 24, 2025

Google Scholar Logo
Google Scholar™
OpenAlex Logo
OpenAlex FWCI
0.0

Sustainable Development Goals

SDG data is not available